## Features

■ True dual-ported memory cells which allow simultaneous access of the same memory location

- Flow-through/Pipelined device a $8 \mathrm{~K} \times 9$ organization (CY7C09159AV)
■ Three Modes
a Flow-through
$\square$ Pipelined
a Burst
- Pipelined output mode on both ports allows fast $67-\mathrm{MHz}$ operation
- 0.35 -micron complementary metal oxide semiconductor (CMOS) for optimum speed/power
■ High-speed clock to data access 9 ns (max.)
- 3.3 V Low operating power $\square$ Active $=135 \mathrm{~mA}$ (typical)
$\square$ Standby $=10 \mu$ A (typical)
■ Fully synchronous interface for easier operation
■ Burst counters increment addresses internally $\square$ Shorten cycle times
$\square$ Minimize bus noise
a Supported in Flow-through and Pipelined modes
■ Dual chip enables for easy depth expansion
■ Automatic power-down
- Commercial temperature ranges
- Available in 100-pin thin quad plastic flatpack (TQFP)
- Pb-free packages available

For a complete list of related documentation, click here.

## Logic Block Diagram



## Functional Description

The CY7C09159AV is a high-speed synchronous CMOS $8 \mathrm{~K} \times 9$ dual-port static RAM. Two ports are provided, permitting independent, simultaneous access for reads and writes to any location in memory. ${ }^{[1]}$ Registers on control, address, and data lines allow for minimal setup and hold times. In pipelined output mode, data is registered for decreased cycle time. Clock to data valid $t_{\text {CD2 }}=9 \mathrm{~ns}$ (pipelined). Flow-through mode can also be used to bypass the pipelined output register to eliminate access latency. In flow-through mode data will be available $\mathrm{t}_{\mathrm{CD} 1}=20 \mathrm{~ns}$ after the address is clocked into the device. Pipelined output or flow-through mode is selected via the FT/Pipe pin.
Each port contains a burst counter on the input address register. The internal write pulse width is independent of the LOW- to-HIGH transition of the clock signal. The internal write pulse is self-timed to allow the shortest possible cycle times.
A HIGH on $\overline{\mathrm{CE}}_{0}$ or LOW on $\mathrm{CE}_{1}$ for one clock cycle will power down the internal circuitry to reduce the static power consumption. The use of multiple Chip Enables allows easier
banking of multiple chips for depth expansion configurations. In the pipelined mode, one cycle is required with $\overline{C E}_{0} \mathrm{LOW}$ and $\mathrm{CE}_{1}$ HIGH to reactivate the outputs.
Counter enable inputs are provided to stall the operation of the address input and utilize the internal address generated by the internal counter for fast interleaved memory applications. A port's burst counter is loaded with the port's Address Strobe (ADS). When the port's Count Enable (CNTEN) is asserted, the address counter will increment on each LOW-to-HIGH transition of that port's clock signal. This will read/write one word from/into each successive address location until CNTEN is deasserted. The counter can address the entire memory array and will loop back to the start. Counter Reset (CNTRST) is used to reset the burst counter.
All parts are available in 100-pin thin quad plastic flatpack (TQFP) packages.

Note

1. When simultaneously writing to the same location, final value cannot be guaranteed.

## Contents

Pin Configuration ..... 4
100-Pin TQFP (Top View) ..... 4
Selection Guide ..... 4
Pin Definitions ..... 5
Maximum Ratings ..... 5
Operating Range ..... 5
Electrical Characteristics
Over the Operating Range ..... 6
Capacitance ..... 6
AC Test Loads ..... 6
Switching Characteristics
Over the Operating Range ..... 7
Switching Waveforms ..... 8
Ordering Information ..... 16
Ordering Code Definitions ..... 16
Package Diagram ..... 17
Acronyms ..... 17
Document Conventions ..... 17
Units of Measure ..... 17
Document History Page ..... 18
Sales, Solutions, and Legal Information ..... 19
Worldwide Sales and Design Support ..... 19
Products ..... 19
PSoC Solutions ..... 19

## Pin Configuration

100-Pin TQFP (Top View)


## Selection Guide

|  | CY7C09159AV <br> $\mathbf{9}$ | Unit |
| :--- | :---: | :---: |
| $\mathrm{f}_{\text {MAX2 }}$ (Pipelined) | 67 | MHz |
| Max access time (clock to data, pipelined) | 9 | ns |
| Typical operating current $\mathrm{I}_{\mathrm{CC}}$ | 135 | mA |
| Typical standby current for $\mathrm{I}_{\mathrm{SB} 1}$ (Both ports TTL level) | 20 | mA |
| Typical standby current for $\mathrm{I}_{\mathrm{SB} 3}$ (Both ports CMOS level) | 10 | $\mu \mathrm{~A}$ |

## Pin Definitions

| Left Port | Right Port | Description |
| :---: | :---: | :---: |
| $\mathrm{A}_{0 \mathrm{~L}}-\mathrm{A}_{12 \mathrm{~L}}$ | $\mathrm{A}_{0 \mathrm{R}}-\mathrm{A}_{12 \mathrm{R}}$ | Address inputs ( $\mathrm{A}_{0}-\mathrm{A}_{12}$ for 8 K devices). |
| $\overline{\mathrm{ADS}}_{\mathrm{L}}$ | $\overline{\mathrm{ADS}}_{\mathrm{R}}$ | Address strobe input. Used as an address qualifier. This signal should be asserted LOW during normal read or write transactions. Asserting this signal LOW also loads the burst address counter with data present on the I/O pins. |
| $\overline{\mathrm{CE}}_{0 \mathrm{LL}}, \mathrm{CE}_{1 \mathrm{~L}}$ | $\overline{\mathrm{CE}}_{0 \mathrm{R}}, \mathrm{CE}_{1 \mathrm{R}}$ | Chip enable input. To select either the left or right port, both $\overline{\mathrm{CE}}_{0}$ AND $\mathrm{CE}_{1}$ must be asserted to their active states ( $\mathrm{CE}_{0} \leq \mathrm{V}_{\mathrm{IL}}$ and $\left.C E_{1} \geq \mathrm{V}_{\text {IH }}\right)$. |
| $\mathrm{CLK}_{\mathrm{L}}$ | $\mathrm{CLK}_{\mathrm{R}}$ | Clock signal. This input can be free-running or strobed. Maximum clock input rate is $\mathrm{f}_{\text {MAX }}$. |
| $\overline{\text { CNTEN }}_{\text {L }}$ | $\overline{\text { CNTEN }}_{\text {R }}$ | Counter enable input. Asserting this signal LOW increments the burst address counter of its respective port on each rising edge of CLK. CNTEN is disabled if $\overline{\text { ADS }}$ or $\overline{\text { CNTRST }}$ are asserted LOW. |
| $\overline{\text { CNTRST }}_{\text {L }}$ | $\overline{\text { CNTRST }}_{\text {R }}$ | Counter reset input. Asserting this signal LOW resets the burst address counter of its respective port to zero. CNTRST is not disabled by asserting $\overline{\text { ADS }}$ or CNTEN. |
| $1 / \mathrm{O}_{0 \mathrm{~L}}-\mathrm{l} / \mathrm{O}_{8 \mathrm{~L}}$ | $1 / O_{0 R}-1 / O_{8 R}$ | Data bus input/output (1/O $\mathrm{O}_{0}-1 / \mathrm{O}_{8}$ for x 9 devices). |
| $\overline{\mathrm{OE}}_{\mathrm{L}}$ | $\overline{\mathrm{OE}}_{\mathrm{R}}$ | Output enable input. This signal must be asserted LOW to enable the I/O data pins during read operations. |
| $\mathrm{R} / \bar{W}_{\mathrm{L}}$ | $\mathrm{R} / \bar{W}_{\mathrm{R}}$ | Read/Write enable input. This signal is asserted LOW to write to the dual-port memory array. For read operations, assert this pin HIGH. |
| $\overline{\overline{\mathrm{FT}} / \text { PIPE }_{\mathrm{L}}}$ | $\overline{\mathrm{FT}} / \mathrm{PIPE}_{\mathrm{R}}$ | Flow-through/Pipelined select input. For flow-through mode operation, assert this pin LOW. For pipelined mode operation, assert this pin HIGH. |
| GND |  | Ground Input. |
| NC |  | No connect. |
| $\mathrm{V}_{\mathrm{CC}}$ |  | Power input. |

## Maximum Ratings ${ }^{[2]}$

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.
Storage temperature $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient temperature with power applied. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply voltage to ground potential ............... -0.5 V to +4.6 V
DC voltage applied to
outputs in High Z state........................... -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
DC input voltage .................................... 0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
Output current into outputs (LOW) .............................. 20 mA
Static discharge voltage........................................... >2001 V
Latch-up current ...................................................... $>200 \mathrm{~mA}$

## Operating Range

| Range | Ambient <br> Temperature | $\mathbf{V}_{\mathbf{c c}}$ |
| :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $3.3 \mathrm{~V} \pm 300 \mathrm{mV}$ |

## Note

2. The voltage on any input or I/O pin can not exceed the power pin during power-up

Electrical Characteristics Over the Operating Range

| Parameter | Description |  | CY7C09159AV |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -9 |  |  |  |
|  |  |  | Min | Typ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH voltage ( $\left.\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{OH}}=-4.0 \mathrm{~mA}\right)$ |  | 2.4 | - | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW voltage ( $\mathrm{V}_{\mathrm{CC}}=$ Min., $\left.\mathrm{I}_{\mathrm{OH}}=+4.0 \mathrm{~mA}\right)$ |  | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH voltage |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW voltage |  | - | - | 0.8 | V |
| $\mathrm{l}_{\mathrm{Oz}}$ | Output leakage current |  | -10 | - | 10 | $\mu \mathrm{A}$ |
| ${ }^{\text {ICC }}$ | Operating current ( $\mathrm{V}_{\mathrm{CC}}=$ Max., $\left.\mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA}\right)$ outputs disabled | Commercial | - | 135 | 230 | mA |
|  |  | Industrial |  | - |  | mA |
| $\mathrm{ISB1}{ }^{[3]}$ | Standby current (Both ports TTL level) $\overline{C E}_{L} \& \overline{C E}_{R} \geq V_{I H}, f=f_{M A X}$ | Commercial | - | 20 | 75 | mA |
|  |  | Industrial |  |  |  | mA |
| $\mathrm{ISB2}^{[3]}$ | Standby current (One port TTL level)$\mathrm{CE}_{L} \mid \mathrm{CE}_{R} \geq \mathrm{V}_{\mathrm{IH}}, \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}$ | Commercial | - | 95 | 155 | mA |
|  |  | Industrial |  | - |  | mA |
| $\mathrm{I}_{\mathrm{SB} 3}{ }^{[3]}$ | Standby current (Both ports CMOS level) $\overline{C E}_{L}$ and $\overline{C E}_{R} \geq V_{C C}-0.2 \mathrm{~V}, \mathrm{f}=0$ | Commercial | - | 10 | 500 | $\mu \mathrm{A}$ |
|  |  | Industrial |  | - |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {SB4 }}{ }^{[3]}$ | Standby current (One port CMOS level)$\overline{C E}_{L} \mid \overline{C E}_{R} \geq V_{I H}, f=f_{M A X}$ | Commercial | - | 85 | 115 | mA |
|  |  | Industrial |  |  |  | mA |

## Capacitance

| Parameter | Description | Test Conditions | Max | Unit |
| :--- | :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$, | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output capacitance | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ | 10 | pF |

## AC Test Loads



Note
3. $\overline{\mathrm{CE}}_{\mathrm{L}}$ and $\overline{\mathrm{CE}}_{\mathrm{R}}$ are internal signals. To select either the left or right port, both $\overline{\mathrm{CE}}_{0}$ AND $C E_{1}$ must be asserted to their active states $\left(\overline{C E}_{0} \leq \mathrm{V}_{\mathrm{IL}}\right.$ and $\left.C E_{1} \geq \mathrm{V}_{I H}\right)$.

## Switching Characteristics Over the Operating Range

| Parameter | Description |  | AV | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | -9 |  |  |
|  |  | Min | Max |  |
| $\mathrm{f}_{\text {MAX1 }}$ | $\mathrm{f}_{\text {Max }}$ flow-through | - | 40 | MHz |
| $\mathrm{f}_{\text {MAX2 }}$ | $\mathrm{f}_{\text {Max }}$ pipelined | - | 67 | MHz |
| $\mathrm{t}_{\mathrm{CYC}} 1$ | Clock cycle time - flow-through | 25 | - | ns |
| $\mathrm{t}_{\mathrm{CYC} 2}$ | Clock cycle time - pipelined | 15 | - | ns |
| $\mathrm{t}_{\mathrm{CH} 1}$ | Clock HIGH time - flow-through | 12 | - | ns |
| $\mathrm{t}_{\mathrm{CL} 1}$ | Clock LOW time - flow-through | 12 | - | ns |
| $\mathrm{t}_{\mathrm{CH} 2}$ | Clock HIGH time - pipelined | 6 | - | ns |
| $\mathrm{t}_{\mathrm{CL2}}$ | Clock LOW time - pipelined | 6 | - | ns |
| $\mathrm{t}_{\mathrm{R}}$ | Clock rise time | - | 3 | ns |
| $\mathrm{t}_{\mathrm{F}}$ | Clock fall time | - | 3 | ns |
| $\mathrm{t}_{\mathrm{SA}}$ | Address setup time | 4 | - | ns |
| $\mathrm{t}_{\mathrm{HA}}$ | Address hold time | 1 | - | ns |
| $\mathrm{t}_{\text {SC }}$ | Chip enable setup time | 4 | - | ns |
| $\mathrm{t}_{\mathrm{HC}}$ | Chip enable hold time | 1 | - | ns |
| $\mathrm{t}_{\text {SW }}$ | $\mathrm{R} / \overline{\mathrm{W}}$ setup time | 4 | - | ns |
| $\mathrm{t}_{\mathrm{HW}}$ | R/V/ hold time | 1 | - | ns |
| $\mathrm{t}_{\text {SD }}$ | Input data setup time | 4 | - | ns |
| $\mathrm{t}_{\mathrm{HD}}$ | Input data hold time | 1 | - | ns |
| $\mathrm{t}_{\text {SAD }}$ | $\overline{\text { ADS }}$ setup time | 4 | - | ns |
| $\mathrm{t}_{\text {HAD }}$ | $\overline{\mathrm{ADS}}$ hold time | 1 | - | ns |
| $\mathrm{t}_{\text {SCN }}$ | $\overline{\text { CNTEN }}$ setup time | 4 | - | ns |
| $\mathrm{t}_{\mathrm{HCN}}$ | CNTEN hold time | 1 | - | ns |
| $\mathrm{t}_{\text {SRST }}$ | $\overline{\text { CNTRST }}$ setup time | 4 | - | ns |
| $\mathrm{t}_{\text {HRST }}$ | CNTRST hold time | 1 | - | ns |
| $\mathrm{t}_{\mathrm{OE}}$ | Output enable to data valid | - | 10 | ns |
| $\mathrm{t}_{\text {OLZ }}$ | $\overline{O E}$ to Low Z | 2 | - | ns |
| $\mathrm{t}_{\mathrm{OHz}}$ | $\overline{\text { OE }}$ to High Z | 1 | 7 | ns |
| $\mathrm{t}_{\mathrm{CD} 1}$ | Clock to data valid - flow-through | - | 20 | ns |
| $\mathrm{t}_{\mathrm{CD} 2}$ | Clock to data valid - pipelined | - | 9 | ns |
| $\mathrm{t}_{\mathrm{DC}}$ | Data output hold after clock HIGH | 2 | - | ns |
| $\mathrm{t}_{\text {CKHZ }}$ | Clock HIGH to output high Z | 2 | 9 | ns |
| $\mathrm{t}_{\text {CKLZ }}$ | Clock HIGH to output low Z | 2 | - | ns |
| Port to Port Delays |  |  |  |  |
| $\mathrm{t}_{\text {CWDD }}$ | Write port clock high to read data delay | - | 40 | ns |
| $\mathrm{t}_{\mathrm{ccs}}$ | Clock to clock setup time | - | 15 | ns |

## Switching Waveforms

Figure 1. Read Cycle for Flow-Through Output ( $\left.\overline{(\mathrm{FT}} / \mathrm{PIPE}=\mathbf{V}_{\mathrm{IL}}\right)^{[4,5,6,7]}$


Figure 2. Read Cycle for Pipelined Operation ( $\left.\overline{\mathrm{FT}} / \mathrm{PIPE}=\mathbf{V}_{\mathbf{I H}}\right)^{[4,5,6,7]}$


## Notes

4. $\overline{\mathrm{OE}}$ is asynchronously controlled; all other inputs are synchronous to the rising clock edge.
5. $\overline{\mathrm{ADS}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{CNTEN}}$ and $\overline{\text { CNTRST }}=\mathrm{V}_{\mathrm{IH}}$
6. The output is disabled (high-impedance state) by $\overline{C E}_{0}=V_{I H}$ or $C E_{1}=V_{I L}$ following the next rising edge of the clock.
7. Addresses do not have to be accessed sequentially since $A D S=V_{I L}$ constantly loads the address on the rising edge of the CLK. Numbers are for reference only.

CY7C09159AV

Switching Waveforms (continued)
Figure 3. Bank Select Pipelined Read ${ }^{[8, ~ 9]}$


Figure 4. Left Port Write to Flow-Through Right Port Read ${ }^{[10,11,12,13]}$


Notes
8. In this depth expansion example, B1 represents Bank \#1 and B2 is Bank \#2; Each Bank consists of one Cypress dual-port device from this data sheet. ADDRESS ${ }_{(B 1)}$ $=$ ADDRESS $($ B2 $)$
9. $\overline{\mathrm{OE}}$ and $\overline{\mathrm{ADS}}=\mathrm{V}_{\mathrm{IL}} ; \mathrm{CE}_{1(\mathrm{~B} 1)}, C E_{1(\mathrm{~B} 2)}, \mathrm{R} / \overline{\mathrm{W}}, \overline{\mathrm{CNTEN}}$, and $\overline{\mathrm{CNTRST}}=\mathrm{V}_{\mathrm{IH}}$.
10. The same waveforms apply for a right port write to flow-through left port read.
11. $\overline{\mathrm{CE}}_{0}$ and $\overline{\mathrm{ADS}}=\mathrm{V}_{\mathrm{IL}} ; C E_{1}, \overline{C N T E N}$, and $\overline{C N T R S T}=V_{\mathrm{IH}}$.
12. $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}$ for the right port, which is being read from. $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IH}}$ for the left port, which is being written to.
13. It $\mathrm{t}_{\mathrm{CCS}} \leq$ maximum specified, then data from right port READ is not valid until the maximum specified for $\mathrm{t}_{\mathrm{CWDD}}$. If $\mathrm{t}_{\mathrm{CCS}}>m$ maximum specified, then data is not valid until $\mathrm{t}_{\mathrm{CCS}}{ }^{+\mathrm{t}_{\mathrm{CD}} 1}$. $\mathrm{t}_{\mathrm{CWDD}}$ does not apply in this case.

CY7C09159AV

Switching Waveforms (continued)
Figure 5. Pipelined Read-to-Write-to-Read $\left(\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}\right)^{[14,15,16,17]}$


Figure 6. Pipelined Read-to-Write-to-Read ( $\overline{\mathrm{OE}}$ Controlled) ${ }^{[14,15,16,17]}$


[^0]CY7C09159AV

Switching Waveforms (continued)
Figure 7. Flow-Through Read-to-Write-to-Read $\left(\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}\right)^{[18,19,20,21,22]}$


Figure 8. Flow-Through Read-to-Write-to-Read ( $\overline{\mathrm{OE}}$ Controlled) ${ }^{[18,19, ~ 20, ~ 21, ~ 22] ~}$


## Notes

18. $\overline{\text { ADS }}=\mathrm{V}_{\mathrm{IL}}, \overline{\text { CNTEN }}$ and $\overline{\text { CNTRST }}=\mathrm{V}_{\mathrm{IH}}$
19. Addresses do not have to be accessed sequentially since $\overline{\mathrm{ADS}}=\mathrm{V}_{\mathrm{IL}}$ constantly loads the address on the rising edge of the CLK. Numbers are for reference only
20. Output state (HIGH, LOW, or High-Impedance) is determined by the previous cycle control signals.
21. $\overline{\mathrm{CE}}_{0}$ and $\overline{\mathrm{ADS}}=\mathrm{V}_{\mathrm{IL}} ; \mathrm{CE}_{1}, \overline{\mathrm{CNTEN}}$, and $\overline{\mathrm{CNTRST}}=\mathrm{V}_{\mathrm{IH}}$.
22. During "No operation," data in memory at the selected address may be corrupted and should be rewritten to ensure data integrity.

CY7C09159AV

## Switching Waveforms (continued)

Figure 9. Pipelined Read with Address Counter Advance ${ }^{[23]}$


Figure 10. Flow-Through Read with Address Counter Advance ${ }^{[23]}$


[^1]CY7C09159AV

Switching Waveforms (continued)
Figure 11. Write with Address Counter Advance (Flow-Through or Pipelined Outputs) ${ }^{[24,25]}$


[^2]CY7C09159AV

Switching Waveforms (continued)
Figure 12. Counter Reset (Pipelined Outputs) ${ }^{[26,27,28,29]}$


[^3]Table 1. Read/Write and Enable Operation ${ }^{[30,31,32]}$

| Inputs |  |  |  |  | Outputs | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | CLK | $\overline{C E}_{0}$ | $\mathrm{CE}_{1}$ | R/W | $1 / \mathrm{O}_{0}-1 / \mathrm{O}_{9}$ |  |
| X | - | H | X | X | High-Z | Deselected ${ }^{[33]}$ |
| X | - | X | L | X | High-Z | Deselected ${ }^{[33]}$ |
| X | - | L | H | L | $\mathrm{D}_{\text {IN }}$ | Write |
| L | - | L | H | H | Dout | Read ${ }^{[33]}$ |
| H | X | L | H | X | High-Z | Outputs disabled |

Table 2. Address Counter Control Operation ${ }^{[30,34,35,36]}$

| Address | Previous Address | CLK | $\overline{\text { ADS }}$ | CNTEN | CNTRST | I/O | Mode | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | - | X | X | L | $\mathrm{D}_{\text {out(0) }}$ | Reset | Counter reset to address 0 |
| $\mathrm{A}_{\mathrm{n}}$ | X | $\checkmark$ | L | X | H | $\mathrm{D}_{\text {out(n) }}$ | Load | Address load into counter |
| X | $\mathrm{A}_{\mathrm{n}}$ | - | H | H | H | $\mathrm{D}_{\text {out(n) }}$ | Hold | External address blocked-counter disabled |
| X | $\mathrm{A}_{\mathrm{n}}$ | - | H | L | H | $\mathrm{D}_{\text {out( } \mathrm{n}+1 \text { ) }}$ | Increment | Counter enabled-internal address generation |

[^4]
## Ordering Information

Table 3. $8 \mathrm{~K} \times 9$ 3.3-V Synchronous Dual-Port SRAM

| Speed <br> (ns) | Ordering Code | Package <br> Name | Package Type | Operating <br> Range |
| :---: | :---: | :---: | :---: | :---: |
| 9 | CY7C09159AV-9AXC | A100 | 100-Pin Pb-free Thin Quad Flat Pack | Commercial |

## Ordering Code Definitions



## Package Diagram

Figure 13. 100 -Pin TQFP ( $14 \times 14 \times 1.4 \mathrm{~mm}$ )
100 Lead Thin Plastic Quad Flatpack $14 \times 14 \times 1.4 \mathrm{~mm}-\mathrm{A} 100$


## Acronyms

| Acronym | Description |
| :--- | :--- |
| CMOS | complementary metal oxide semiconductor |
| TQFP | thin quad plastic flatpack |
| I/O | input/output |
| SRAM | static random access memory |

## Document Conventions

## Units of Measure

| Symbol | Unit of Measure |
| :--- | :--- |
| ${ }^{\circ} \mathrm{C}$ | degree Celsius |
| MHz | megahertz |
| $\mu \mathrm{A}$ | microampere |
| mA | milliampere |
| mV | millivolt |
| ns | nanosecond |
| $\Omega$ | ohm |
| pF | picofarad |
| V | volt |
| W | watt |

## Document History Page

| Document Title: CY7C09159AV 3.3-V 8 K $\times 9$ Synchronous Dual Port Static RAM <br> Document Number: 38-06053 |  |  |  |  |
| :---: | :---: | :---: | :---: | :--- |
| Revision | ECN | Orig. of <br> Change | Submission <br> Date | Description of Change |
| ${ }^{* *}$ | 110205 | SZV | $11 / 15 / 01$ | Change from Spec number: 38-00839 to 38-06053 |
| ${ }^{*} \mathrm{~A}$ | 122303 | RBI | $12 / 27 / 02$ | Power up requirements added to Maximum Ratings Information |
| ${ }^{*} \mathrm{~B}$ | 393581 | YIM | See ECN | Added Pb-Free Logo <br> Added Pb-Free parts to ordering information: <br> CY7C09159AV-9AXC, CY7C09159AV-12AXC, CY7C09169AV-12AXC, <br> CY7C09169AV-12AXI |
| ${ }^{*} \mathrm{C}$ | 2897159 | RAME | $03 / 22 / 10$ | Removed inactive parts from ordering information and updated package <br> diagram. |
| ${ }^{\text {*D }}$ | 3076884 | ADMU | $11 / 02 / 10$ | Updated as per latest template <br> Added Acronyms and Units of Measure table <br> Added Ordering Code Definitions. |
| *E | 3432711 | ADMU | $11 / 08 / 11$ | Updated template according to current CY standards. <br> Removed information on CY7C09169AV. <br> Removed speed bin -12. <br> Updated package diagram. |
| *F | 4575241 | ADMU | $11 / 19 / 2014$ | Added related documentation hyperlink in page 1. <br> Updated Figure 13 in Package Diagram (spec 51-85048 *E to *I). |

## Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

## Products

| Automotive | cypress.com/go/automotive |
| :--- | ---: |
| Clocks \& Buffers | cypress.com/go/clocks |
| Interface | cypress.com/go/interface |
| Lighting \& Power Control | cypress.com/go/powerpsoc |
| Memory | cypress.com/go/memory |
| Optical \& Image Sensing | cypress.com/go/image |
| PSoC | cypress.com/go/psoc |
| Touch Sensing | cypress.com/go/touch |
| USB Controllers | cypress.com/go/USB |
| Wireless/RF | cypress.com/go/wireless |

© Cypress Semiconductor Corporation, 2010-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.
Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.


[^0]:    Notes
    14. Addresses do not have to be accessed sequentially since $\overline{\mathrm{ADS}}=\mathrm{V}_{\mathrm{IL}}$ constantly loads the address on the rising edge of the CLK. Numbers are for reference only 15. Output state (HIGH, LOW, or High-Impedance) is determined by the previous cycle control signals.
    16. $\overline{\mathrm{CE}}_{0}$ and $\overline{\mathrm{ADS}}=\mathrm{V}_{\mathrm{IL}} ; \mathrm{CE}_{1}, \overline{\mathrm{CNTEN}}$, and $\overline{\mathrm{CNTRST}}=\mathrm{V}_{\mathrm{IH}}$.
    17. During "No operation," data in memory at the selected address may be corrupted and should be rewritten to ensure data integrity.

[^1]:    Note
    23. $\overline{C E}_{0}$ and $\overline{O E}=V_{I L} ; C E_{1}, R / \bar{W}$ and $\overline{C N T R S T}=V_{I H}$.

[^2]:    Notes
    24. $\overline{C E}_{0}$ and $R / \bar{W}=V_{I L} ; C E_{1}$ and $\overline{C N T R S T}=V_{I H}$.
    25. The "Internal Address" is equal to the "External Address" when $\overline{\mathrm{ADS}}=\mathrm{V}_{\mathrm{IL}}$ and equals the counter output when $\overline{\mathrm{ADS}}=\mathrm{V}_{\mathrm{IH}}$.

[^3]:    Notes
    26. Addresses do not have to be accessed sequentially since $\overline{A D S}=V_{\text {IL }}$ constantly loads the address on the rising edge of the CLK. Numbers are for reference only 27. Output state (HIGH, LOW, or High-Impedance) is determined by the previous cycle control signals.
    28. $\mathrm{CE}_{0}=\mathrm{V}_{\mathrm{IL}} ; C E_{1}=\mathrm{V}_{\mathrm{IH}}$.
    29. No dead cycle exists during counter reset. A READ or WRITE cycle may be coincidental with the counter reset.

[^4]:    Notes
    30. " X " = "don't care," " H " = $\mathrm{V}_{\text {IH }}$, "L" = $\mathrm{V}_{\text {IL }}$.
    31. $\overline{\text { ADS }}, \overline{C N T E N}, \overline{C N T R S T}=$ "don't care."
    32. $\overline{\mathrm{OE}}$ is an asynchronous input signal.
    33. When $\overline{\mathrm{CE}}$ changes state in the pipelined mode, deselection and read happen in the following clock cycle. 34. $C E_{0}$ and $O E=V_{I L} ; C E_{1}$ and $R / W=V_{I H}$.
    35. Data shown for Flow-through mode; pipelined mode output will be delayed by one cycle.
    36. Counter operation is independent of $\mathrm{CE}_{0}$ and $\mathrm{CE}_{1}$.

